## Digital Design and Computer Organization Laboratory UE19CS206

## 3<sup>rd</sup> Semester, Academic Year 2020-21

Date: 27/10/2020

Name : SRN : Section : H

Experiment Number: 7 Week #: 8

**Title of the Program: CONTROL LOGIC** 

## **Code:**

```
module ir (input wire clk, reset, load, input wire [15:0] din, output wire [15:0] dout);

dfrl dfrl_0 (clk, reset, load, din['h0], dout['h0]);

dfrl dfrl_1 (clk, reset, load, din['h1], dout['h1]);

dfrl dfrl_2 (clk, reset, load, din['h2], dout['h2]);

dfrl dfrl_3 (clk, reset, load, din['h3], dout['h3]);

dfrl dfrl_4 (clk, reset, load, din['h4], dout['h4]);

dfrl dfrl_5 (clk, reset, load, din['h5], dout['h5]);

dfrl dfrl_6 (clk, reset, load, din['h6], dout['h6]);

dfrl dfrl_8 (clk, reset, load, din['h7], dout['h7]);

dfrl dfrl_9 (clk, reset, load, din['h8], dout['h8]);
```

```
dfrl dfrl_a (clk, reset, load, din['ha], dout['ha]);
    dfrl dfrl_b (clk, reset, load, din['hb], dout['hb]);
    dfrl dfrl_c (clk, reset, load, din['hc], dout['hc]);
    dfrl dfrl_d (clk, reset, load, din['hd], dout['hd]);
    dfrl dfrl_e (clk, reset, load, din['he], dout['he]);
    dfrl dfrl_f (clk, reset, load, din['hf], dout['hf]);
endmodule
module control_logic (input wire clk, reset, input wire [15:0] cur_ins, output wire [2:0] rd_addr_a,
rd_addr_b, wr_addr, output wire [1:0] op, output wire pc_inc, load_ir, wr_reg);
       //assignment 3 logic here
       wire w,alu_inc,t1,t2,t3;
       assign rd_addr_a = cur_ins[2:0];
       assign rd_addr_b = cur_ins[5:3];
       assign wr_addr = cur_ins[8:6];
       assign op = cur_ins[10:9];
       //nor5 implementation
       or2 or_unit1(cur_ins[11], cur_ins[12], t1);
       or2 or_unit2(cur_ins[13], t1, t2);
       or2 or_unit3(cur_ins[14], t2, t3);
       nor2 nor5_unit(cur_ins[15],t3,alu_inc);
       dfsl fetch(clk,reset,1'b1,wr_reg,pc_inc);
       assign load_ir = pc_inc;
       dfrl dec_exec(clk,reset,1'b1,pc_inc,w);
       and2 and2_unit(w,alu_inc,wr_reg);
```

endmodule

module mproc (input wire clk, reset, input wire [15:0] ins, output wire [15:0] addr);

wire pc\_inc, cout; wire [2:0] rd\_addr\_a, rd\_addr\_b, wr\_addr; wire [1:0] op; wire [15:0] cur\_ins, d\_out\_a, d\_out\_b;

pc pc\_0 (clk, reset, pc\_inc, 1'b0, 1'b0, 16'b0, addr);

ir ir\_0 (clk, reset, load\_ir, ins, cur\_ins);

control\_logic control\_logic\_0 (clk, reset, cur\_ins, rd\_addr\_a, rd\_addr\_b, wr\_addr, op, pc\_inc, load\_ir, wr\_reg);

reg\_alu reg\_alu\_0 (clk, reset, 1'b1, wr\_reg, op, rd\_addr\_a, rd\_addr\_b, wr\_addr, 16'b0, d\_out\_a, d\_out\_b, cout);

endmodule

## **Output waveform**

